Rainbow-electronics ATR0620 Instrukcja Użytkownika

Przeglądaj online lub pobierz Instrukcja Użytkownika dla Odbiornik GPS Rainbow-electronics ATR0620. Rainbow Electronics ATR0620 User Manual Instrukcja obsługi

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 15
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 0
Features
Utilizes the ARM7TDMI
ARM
®
Thumb
®
Processor Core
High-performance 32-bit RISC Architecture
High-density 16-bit Instruction Set
Embedded ICE (In-circuit Emulation)
128 Kbytes Internal RAM
Fully Programmable External Bus Interface (EBI)
Maximum External Address Space of 64 MB
Up to Four Chip Selects
Software Programmable 8-/16-bit External Data Bus
16-channel GPS Correlator
Accuracy: TBD
Time to First Fix: TBD
8-channel Peripheral Data Controller (PDC)
8-level Priority, Individually Maskable, Vectored Interrupt Controller
Three External Interrupts
20 Programmable I/O Lines
Three USARTs
Two Dedicated Peripheral Data Controller (PDC) Channels per USART
Master/Slave SPI Interface
Two Dedicated Peripheral Data Controller (PDC) Channels
8- to 16-bit Programmable Data Length
Four External Slave Chip Selects
Programmable Watchdog Timer
Power Management Controller (PMC)
CPU and Peripherals Can Be Deactivated Individually
Clock Manager (CLM)
Geared Master Clock to Reduce Power Consumption
Sleep State with Disabled Master Clock
PWM Controller
Two PWM Signals
Real Time Clock (RTC)
Time in GPS Format and 15-bit Fractional Part of a Second
Programmable Interrupt
Timer with a 8-bit Fractional Part of a Second and Parallel Load
2.3V to 3.6V or 1.8V Supply Voltage
Includes Power Supervisor
Battery Backup Memory
9 mm × 9 mm 100-pin BGA Package
GPS Baseband
Processor
ATR0620
Summary
Preliminary
Rev. 4574CS–GPS–05/05
Przeglądanie stron 0
1 2 3 4 5 6 ... 14 15

Podsumowanie treści

Strona 1 - Preliminary

Features•Utilizes the ARM7TDMI™ ARM® Thumb® Processor Core– High-performance 32-bit RISC Architecture– High-density 16-bit Instruction Set– Embedded I

Strona 2

104574CS–GPS–05/05ATR0620 [Preliminary] 4. EBI: External Bus InterfaceThe EBI generates the signals that control the access to the external memory o

Strona 3

114574CS–GPS–05/05 ATR0620 [Preliminary] 7. USART2: Universal Synchronous/ Asynchronous Receiver/TransmitterThe ATR0620 provides three identical, ful

Strona 4

124574CS–GPS–05/05ATR0620 [Preliminary] 12. SF: Special FunctionThe ATR0620 provides registers that implement the following special functions:• Chip

Strona 5

134574CS–GPS–05/05 ATR0620 [Preliminary] 18. Package Outline CTBGA100 17. Ordering InformationExtended Type Number Package RemarksATR0620-100 CTBGA10

Strona 6

144574CS–GPS–05/05ATR0620 [Preliminary] 19. Package CPGA144TOP VIEWBOTTOM VIEW1.575 ± 0.161.575 ± 0.16SIDE VIEW0.018 ± 0.0020.090 ± 0.0090.100 TYP1.

Strona 7

Printed on recycled paper.4574CS–GPS–05/05© Atmel Corporation 2005. All rights reserved. Atmel®, logo and combinations thereof, Everywhere You Are® a

Strona 8

24574CS–GPS–05/05ATR0620 [Preliminary] 1. DescriptionThe GPS baseband processor ATR0620 includes a 16-channel GPS correlator and is based on the ARM

Strona 9

34574CS–GPS–05/05 ATR0620 [Preliminary] Figure 1-1. Block Diagram EmbeddedICEInterface toOff-Chip Memory(EBI)SRAM128KROM288KBRIDGEJTAGASBPDC2USART0 U

Strona 10 - ATR0620 [Preliminary]

44574CS–GPS–05/05ATR0620 [Preliminary] Table 1-1. Pin Configuration Serial Number BGA 100 CPGA 144 Pin NameFirmware LabelPIO Bank A PIO Bank B IOIO

Strona 11 - ATR0620 [Preliminary]

54574CS–GPS–05/05 ATR0620 [Preliminary] 46 B5 B7 EM_A6 (1) (1) (1) (1) (1)47 B4 A3 EM_A7 (1) (1) (1) (1) (1)48 B2 B1 EM_A8 (1) (1) (1) (1) (1)49 D4 F

Strona 12

64574CS–GPS–05/05ATR0620 [Preliminary] 92 H2 N3 P20 1PPS SCK2 SCK2 (1) 1PPS93 E2 J3 P27 GPSMODE11 (1) NPCS1 (1) GPS_MON1194 G1 M1 P28 EM_A20 (1) NPC

Strona 13

74574CS–GPS–05/05 ATR0620 [Preliminary] 138 (1) A7 TMON21 (1) (1) (1) (1) (1)139 (1) B6 TMON22 (1) (1) (1) (1) (1)140 (1) Q5 TMON23 (1) (1) (1) (1) (

Strona 14

84574CS–GPS–05/05ATR0620 [Preliminary] GPSGPSMODE0-12 GPS mode I/O – PIO-controlled after reset SIGHI – Input – –SIGLO – Input – –SIGHI2 – Input –

Strona 15 - Regional Headquarters

94574CS–GPS–05/05 ATR0620 [Preliminary] 2. Architecture OverviewThe ATR0620 architecture consists of two main buses, the Advanced System Bus (ASB) an

Komentarze do niniejszej Instrukcji

Brak uwag