
340
8266A-MCU Wireless-12/09
Figure 23-1. USART Block Diagram
(1)
Note: 1. See "Figure 1-1" on page 2, Table 14-6 on page 195and Table 14-9 on page
197Table 14-9 on page 197for USART pin placement.
23.3 Clock Generation
The clock generation logic generates the base clock for the transmitter and receiver.
The USART supports four modes of clock operation: Normal asynchronous, double
speed asynchronous, master synchronous and slave synchronous mode. The UMSELn
bit in USART Control and Status Register C (UCSRnC) selects between asynchronous
and synchronous operation. Double speed (asynchronous mode only) is controlled by
the U2Xn found in the UCSRnA register. When using synchronous mode (UMSELn =
1), the data direction register for the XCKn pin (DDR_XCKn) controls whether the clock
source is internal (master mode) or external (slave mode). The XCKn pin is only active
when using synchronous mode.
Komentarze do niniejszej Instrukcji